HORIZON-JU-Chips-2023-RIA-CPL-2
Pilot line on advanced Fully Depleted Silicon On Insulator technologies targeting 7nm -
About the connections
The graph above was generated based on the following links
Call text (as on F&T portal)
View on F&T portalWith the entry into force of the Chips Act on 21 September 2023, the Chips for Europe Initiative (‘Initiative’) has been established.
Under this Initiative Chips JU is launching this Call to enhance existing and develop new advanced pilot lines across the Union to enable development and deployment of cutting-edge semiconductor technologies and next-generation semiconductors.
News flashes
REMINDER Call Deadline and Submissions:
The Deadline for submission is today 29 February 2024 at 17:00 Brussels time.
IMPORTANT : Only proposals submitted in each of the three interrelated calls will be eligible for evaluation
File Size increase:
Please be informed that the file size has been increased to 50MB for the Part B Submission
Page limit:
Please note that there are no page limits for the application but the consortia are encouraged to limit the narrative part of the application to 200 pages excluding the tables that are expected.
The proposed pilot line shall work at all levels of the main technological steps:
• Development of the 10nm to 7nm FD-SOI technology modules for enhancing the performances of the current FD-SOI technology, including RF applications, through reducing the transistor size. The main technologies to be developed shall be: the enhancement of the carrier mobility, the optimization of the transistor process, the development of the Middle-of-Line (MoL) modules and the development of Back-End-of-Line (BEOL) process modules. They should be performed through a strong interaction between the process and design teams in order to optimize the FD-SOI device performances, and to deliver the PDKs for each developed technology and process modules.
• Development of the additional process modules.
o Memories: The Pilot Line platform should be enhanced by adding in the metal interconnections. These additions can offer new ranges of applications and would allow breakthroughs like in-memory computing. Several memory NVM options (PCRAM, FeRAM, OxRAM, MRAM etc.) will have to be proposed to the pilot line partners, by themselves or in collaboration with other pilot lines.
o 3D options: The Pilot Line should offer design environments compatible with new 3D architectures, chip-on-wafer and wafer-to-wafer alignment technologies and efficient bonding techniques. 3D option based on monolithic sequential integration should also be proposed to further improved performances and decreased cost.
• Delivery of updated PDKs
▪ Once the technology and additional process module will be mature enough, the proposed pilot line will have to continuously deliver updated PDKs of the developed technologies for technology assessment.
▪ Any stakeholder must have access to the PDKs, describing the updated 10-7nm FD-SOI technology and the additional modules through the Design Platforms, the Competence Centers and/or directly to the pilot line.
• Realization of circuits through Multi-Project-Wafers (MPW) runs for European partners, according to an operational and access policy defined for the pilot line for the collaboration with those stakeholders.
The access policy from the different stakeholders to the pilot line should be defined in the proposal according to fair and non-discriminatory principles.
During the whole duration of the pilot line, the hosting entity and other partners should provide training to any European partner interested in designing devices based on FD-SOI technology in order to use the full benefits of this technology, as well as for students for up- and re-skilling in order to attract new talents in the European semiconductor industry.
Collaborations: The proposed FD-SOI pilot line must facilitate the collaboration with other pilot lines, with design platforms and competence centres to allow contributions from other stakeholders that develop a strong expertise in a specific domain related to the topics of this pilot line.
Opening date: 2024-02-01 (2 years ago)
Closing date: 2024-02-29 (2 years ago)
Procedure: single-stage
Budget: 330,000,000
Expected grants: 1
This call topic has been appended 5 times by the EC with news.
-
2024-02-29
reminder call deadline and submissions:t... -
2024-02-26
file size increase:please be informed th... -
2024-02-20
page limit:please note that there are no... -
2024-02-01
the submission session is now available... -
2023-12-01
the proposed pilot line shall work at al...
HORIZON-JU-Chips-2023-RIA-CPL
Call topics are often grouped together in a call. Sometimes this is for a thematic reason, but often it is also for practical reasons.
There are 3 other topics in this call:
Showing the latest information. Found 4 versions of this call topic in the F&T portal.
Information from
- 2025-10-28_15-53-43
- 2025-07-02_03-33-06
- 2024-11-23_03-30-16
- 2024-03-30_14-18-15
Check the differences between the versions.
Annotations
Events
Events are added by the ideal-ist NCP community and are hand-picked. If you would like to suggest an event, please contact idealist@ffg.at.
Call topic timeline
-
Work programme available
- 2 years agoThe call topics are published first in the Work Programme, which is available a while before the call opens. By following up the Work Programme publications, you can get a headstart.
-
Opening date
- 2 years agoThe call opened for submissions.
-
Closing date
- 2 years agoDeadline for submitting a project.
-
Time to inform applicants Estimate
- 1 year agoThe maximum time to inform applicants (TTI) of the outcome of the evaluation is five months from the call closure date.
-
Publication date
- 1 year agoThe call was first imported in TopicTree.
-
Sign grant agreement Estimate
- 1 year agoThe maximum time to sign grant agreements (TTG) is three months from the date of informing applicants.
-
Today
Funded Projects
Loading...
Project information comes from CORDIS (for Horizon 2020 and Horizon Europe) and will be sourced from F&T Portal (for Digital Europe projects)